| <b>A1</b> . | The decimal number -49 (minus 49), when expressed in the 8-bit two's complement signed |
|-------------|----------------------------------------------------------------------------------------|
|             | numbering system, is equal to:                                                         |

(a)  $00110001_2$  (b)  $11001110_2$  (c)  $10110001_2$  (d)  $11001111_2$  Answer: (d) +49 in 8-bit: 00110001. Invert: 11001110, plus 1: 11001111=-49

A2. To configure an 8-bit parallel adder using the 7483 adder IC (Figure A2), a 4-bit adder IC, two of these ICs are required and,



- (a) the MSB Sum output S3 of the first adder IC (the LSB unit) must be connected to the LSB data input of the second adder IC (the MSB unit).
- (b) the Cout output of the first adder IC must be connected to the Cout output of the second adder IC.
- (c) the Cin input of the second adder IC must be connected to the Cout output of the 1st adder IC.
- (d) the Cin input of the second adder IC must be connected to the Cin input of the first adder IC

Answer: (c)

Cout 4 7483 Adder IC 7483 S2 S1 50 B3 B2 B1 B0 53 S2 S

A3. What is the maximum Modulus (Mod-number) that can be attained by a 6<sub>10</sub> flip-flop ripple counter?

(a)  $6_{10}$  (b)  $16_{10}$  (c)  $64_{10}$  (d)  $128_{10}$ Answer: (c)  $6 \text{ flip-flops: } 2^6 \rightarrow 64.$ 

A4. The signal frequency at the MSB output of a counter is 3 kHz and the clock signal frequency at its input is 120 kHz. What is the modulus (mod number) of this counter?

(a) Mod- $16_{10}$  (b) Mod- $20_{10}$  (c) Mod- $40_{10}$  (d) Mod- $60_{10}$  Answer: (c)  $Mod = f_{CLK}/f_{MSB} = 120 \text{ kHz}/3 \text{ kHz} = 40$ 

A5. How many clock pulses (CLK) are required to load (or input) binary data to a 16-bit parallel-in, serial-out shift register?

(a) 1<sub>10</sub> CLK (b) 8<sub>10</sub> CLK (c) 16<sub>10</sub> CLK (d) 17<sub>10</sub> CLK

Answer: (a) Parallel-in: all bits are loaded in at the same time.

A6. What is the timing parameter that specifies the minimum time required to maintain the logic levels stable at the control inputs of a D flip-flop prior to the application of the active clock transition?

Set-up time: the time which D must not change before PGT/NGT.

(a) Set-up time t<sub>su</sub>

(b) Propagation delay t<sub>pd</sub>

(c) Hold time t<sub>hd</sub>

(d) CLK period T

Answer: (a)

Hold time: the time which D must remain unchanged after PGT/NGT.

A7. For the multiplexer circuit connected as shown in Figure A7, select the correct Boolean expression generated at output Y.



(a)  $Y = \overline{A}R + AS$ 

(b)  $Y = \overline{A}TV + ATV$ 

(c)  $Y = \overline{A}T + AV$ 

(d)  $Y = AS + \overline{A}T$ 

Answer: (c)

When  $S_0 = A = 0$ , Y = T. When  $S_0 = A = 1$ , Y = V.

A8. A 74138 decoder IC is connected as shown in Figure A8. Select the correct statement that describes the outcome at the outputs.



Figure A8

- (a) Only output Q3 goes Low
- (b) Only output Q6 goes Low

(c) All the outputs go Low

(d) All the outputs remain High.

Answer: (d)

E3, E2, E1 must be 1, 0, 0 to enable, otherwise all outputs are inactive (1).

- A9. 'Fan-Out' is defined as the number of logic loads that can be connected to \_\_\_\_\_ without exceeding the IC manufacturer's specifications.
  - (a) a single input

- (b) a single output
- (c) all the inputs and outputs
- (d) the Vcc power supply

Answer: (b)

Fan-out: how many inputs each output can drive reliably.

- A10. A shift register which loads data bits one bit at a time, and transfers out multiple bits, simultaneously, is a \_\_\_\_\_\_.
  - (a) parallel-in, parallel-out register
- (b) parallel-in, serial-out register
- (c) serial-in, parallel-out register
- (d) serial-in, serial-out register

Answer: (c)

Serial: 1 bit at a time. Parallel: multiple bits simultaneously.

B1(a) Express the following pairs of numbers in BCD format and hence, perform the addition of the numbers using BCD arithmetic.



(b) Use the 8 bits (including the sign bit) 2's complement signed numbering system to perform the following addition

(6 marks)



B2(a) Briefly, state and describe two uses of the enable inputs.

(4 marks)



Figure B2

- 1. For combining 2 or more 74LS138 ICs to form a bigger decoder.
- 2. Either E1 or E2 can be used as the data input when the 74LS138 IC is being used as a de-multiplexer.
- (b) If output Y7 is to be selected, what are the logic levels required at the Enable and Select inputs?

(2 marks)

All enable inputs must be active: E1, E2, E3 = 0, 0, 1. Select inputs A2, A1, A0 must be: 1, 1, 1 (i.e.  $7_{10}$ ).

(c) Using one 74LS138 IC, show how the the IC can be connected as a 2-to-4 decoder. Your circuit diagram, to be drawn in your answer booklet, must be clearly labelled, showing all required inputs and outputs. The select inputs required should be labelled as S1, S0 and the four outputs should be labelled respectively as Q3 to Q0, where Q3 is the MSB, and Q0 is the LSB.

(4 marks)



## Alternatively:



B3(a) Briefly explain what is the main difference between an BCD ordinary encoder and a BCD priority encoder?

(3 marks)

An ordinary encoder assumes only 1 of the inputs is ON, otherwise it may give a wrong BCD output.

A priority encoder will give a BCD output representing the highest input which is ON.

- (b) Determine the outputs (in the order Q3 Q2 Q1 Q0) of the BCD encoder circuit shown in Figure B3 when:
  - i) All inputs are logic HIGH All inputs are OFF:  $Q3,Q2,Q1,Q0 = 0000 (0_{10})$
  - ii) All inputs HIGH except input A4. Only A4 is ON: Q3,Q2,Q1,Q0 =0100 (410)
  - iii) All inputs HIGH except input A9. Only A9 is ON: Q3,Q2,Q1,Q0 = 1001 (9<sub>10</sub>)
  - iv) All inputs HIGH except inputs A4 and A9. Only A4 & A9 are ON see below:

(4 marks)



(c) Is the circuit shown in Figure B3 a priority encoder? If it is not, briefly explain why? Hint: Illustrate your answer with an example of the code generated when 2 or more inputs are activated. (3 marks)

No, a priority encoder will give a BCD output representing the highest input which is ON (0).

When both A9 & A4 are ON, the output should be =1001 (9<sub>10</sub>).

B4 The sum-of-products expression for output Z of a logic circuit is given as:

$$Z = \frac{000}{CBA} + \frac{010}{CBA} + \frac{100}{CBA} + \frac{110}{CBA} + \frac{111}{CBA}$$

(a) Determine the truth-table for output Z of the logic circuit.

(2 marks)

|                            | С | В | Α | Z |
|----------------------------|---|---|---|---|
| 0                          | 0 | 0 | 0 | 1 |
| 1                          | 0 | 0 | 1 | 0 |
| 2                          | 0 | 1 | 0 | 1 |
| 3                          | 0 | 1 | 1 | 0 |
| 4                          | 1 | 0 | 0 | 1 |
| 1<br>2<br>3<br>4<br>5<br>6 | 1 | 0 | 1 | 0 |
| 6                          | 1 | 1 | 0 | 1 |
| 7                          | 1 | 1 | 1 | 1 |

(b) Using the k-map, simplify the Boolean expression of output Z.

(3 marks)

| Z   | 0 0                           | 0 1 | 1 1 | 1 0              |
|-----|-------------------------------|-----|-----|------------------|
| 1   | $\overline{B}$ $\overline{A}$ | BA  | ВА  | $B \overline{A}$ |
| 0 C | 1                             |     |     | 1                |
| 1 c | 1/                            |     | (1  | 1)               |

(c) Given the logic symbol of 74151 as shown in Figure B4, show how you would connect the multiplexer to generate the expression for output Z. Your circuit must be clearly labelled or marks will be deducted. (Hint: assume variable A to be the LSB and assign it to S0.)

(5 marks)



Match MSB of truth-table inputs with MSB of select inputs

B5 The symbol and internal circuit of the 7493, a 4-bit binary counter IC, is shown in figure B5.



(a) Using one 7493 counter IC, and any other gates as necessary, show how you would connect a mod-14<sub>10</sub> up-counter. Indicate and label clearly all the connections made to the IC, in particular the CLK input, the LSB and MSB outputs. What is the maximum count in binary for this mod-14<sub>10</sub> counter?

(b) If the signal frequency at the MSB output of the mod-14<sub>10</sub> counter is 14 kHz, what is the signal frequency of the clock signal applied at its CLK input?

(2 marks)

Freq at 
$$MSB = Freq$$
 at  $CLK \div Mod$ .

Hence, Freq at CLK =  $14 \text{ kHz} \times \text{Mod} = 14 \text{ kHz} \times 14 = \underline{196 \text{ kHz}}$ .

(c) Determine the duty cycle of the signal at the MSB output given that the CLK signal is a perfect square wave.

(2 marks)

| <b>DCBA</b> |                                                                                              |
|-------------|----------------------------------------------------------------------------------------------|
| 0000        | _                                                                                            |
| 0001        |                                                                                              |
| 0010        |                                                                                              |
| 0011        |                                                                                              |
| 0100        |                                                                                              |
| 0101        |                                                                                              |
| 0110        |                                                                                              |
| 0111        |                                                                                              |
| 1000        |                                                                                              |
| 1001        |                                                                                              |
| 1010        |                                                                                              |
| 1011        |                                                                                              |
| 1100        |                                                                                              |
| 1101        |                                                                                              |
|             | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0111<br>1000<br>1001<br>1010<br>1011<br>1100 |

At the MSB (D), there are 6 '1's in a counter cycle of 14 clock pulses.

Hence, duty-cycle = 6 / 14 x 100% = 42.9%

| Table B6 list some of the electrical | parameters of the 7402 IC. |
|--------------------------------------|----------------------------|
|--------------------------------------|----------------------------|

| Symbol             | Parameters                        | Max | Min |
|--------------------|-----------------------------------|-----|-----|
| Vcc                | Supply voltage (V)                | 5   |     |
| VIH                | High level input voltage (V)      |     | 2   |
| VIL                | Low level input voltage (V)       | 0.8 |     |
| Voh                | High level output voltage (V)     |     | 2.4 |
| VoL                | Low level output voltage (V)      | 0.4 |     |
| I <sub>CC(H)</sub> | Supply current (mA), outputs High | 10  |     |
| ICC(L)             | Supply current (mA), outputs Low  | 22  |     |
| tр <sub>L</sub> н  | Propagation delay (nS)            | 20  |     |
| tp <sub>HL</sub>   | Propagation delay (nS)            | 15  |     |

Table B6

(a) From the description given, how many NOR gates are there in the 7402 IC?

'Quad' means 4 - there are 4 gates in it.

(1 mark)

(b) What is the guaranteed maximum value of the output voltage when the output is at logic Low?

$$V_{OL}: 0.4V$$
 (2 marks)

(c) Calculate the power dissipation for the whole IC and hence, for each gate

(4 marks)

Average 
$$P = V_{CC} \times Average I_{CC}$$

Average 
$$I_{CC} = (I_{CC(H)} + I_{CC(L)})/2 = (10 + 22)/2 = 16 \text{ mA}$$

Average  $P = 5V \times 16 \text{ mA} = 80 \text{ mW}$  for the IC

Average P per gate: 80 mW / 4 = <u>20 mW</u>

(d) Using one NOR gate, show how it can be connected as an inverter. Hence, determine the time taken for the output to respond to an input signal changing from Low to High?

(3 marks)



Input changing from low to high

 $\rightarrow$  output changing from high to low  $\rightarrow$  tp<sub>HL</sub> = <u>15 ns</u>

(tp<sub>HL</sub> and tp<sub>LH</sub> always refer to the output.)

- C1. A BCD number detector circuit is required to be designed (see figure C1.1). This combinational circuit has an output Z, and responds to BCD numbers as follows:
  - **Z** = **1** whenever the BCD inputs are  $\mathbf{1}_{10}$ ,  $3_{10}$ ,  $8_{10}$  and,  $9_{10}$ .

You are to assume that only BCD numbers are applied to the inputs of this circuit, i.e. there are don't care conditions.



(a) Determine the truth-table for this circuit using a table format as shown in Table C1. You are reminded that input D is the MSB and input A is the LSB and all 'don't care' conditions should be denoted as 'X's.

(8 marks)

|          |   | Output |   |   |   |
|----------|---|--------|---|---|---|
|          | D | С      | В | Α | Z |
| 0        | 0 | 0      | 0 | 0 | 0 |
| 1        | 0 | 0      | 0 | 1 | 1 |
| 2        | 0 | 0      | 1 | 0 | 0 |
| <b>3</b> | 0 | 0      | 1 | 1 | 1 |
| 4        | 0 | 1      | 0 | 0 | 0 |
| <b>5</b> | 0 | 1      | 0 | 1 | 0 |
| <i>6</i> | 0 | 1      | 1 | 0 | 0 |
| 7        | 0 | 1      | 1 | 1 | 0 |
| 8        | 1 | 0      | 0 | 0 | 1 |
| 9        | 1 | 0      | 0 | 1 | 1 |
| 10       | 1 | 0      | 1 | 0 | X |
| 11       | 1 | 0      | 1 | 1 | X |
| 12       | 1 | 1      | 0 | 0 | X |
| 13       | 1 | 1      | 0 | 1 | X |
| 14       | 1 | 1      | 1 | 0 | X |
| 15       | 1 | 1      | 1 | 1 | X |

4-bit BCD is from
0-9 only, hence
don't care the
output for 10-15

(b) Using the 7442 BCD decoder (symbol is as shown in Figure C1.2) and, any other logic gates as necessary, implement the BCD number detector circuit as specified in the question

(6 marks)



(c) Using one 74151 multiplexer IC, the symbol of which is shown in Figure B4, show how you would implement the logic circuit for output Z using the truth-table derived in part (a). The 74151 symbol given in Figure B4 on page 6 is to be used, and input variables D, C, and B should preferably be assigned to multiplexer select inputs S2, S1, and S0, respectively. Your completed circuit must be clearly labelled or marks will be deducted.

(6 marks)

